



# DCM™ DC-DC Converter

## DCM2322xA5N0660y6z



### Isolated, Regulated DC Converter

#### Features & Benefits

- Isolated, regulated DC-DC converter
- Up to 60 W, 12.00 A continuous
- 86.2% peak efficiency
- 266 W/in<sup>3</sup> Power density
- Wide input range 43 – 154 Vdc
- Safety Extra Low Voltage (SELV) 5.0 V Nominal Output
- 3000 Vdc isolation
- ZVS high frequency switching
  - Enables low-profile, high-density filtering
- Dual modes of operation:
  - Array mode
    - Up to 8 units – 480 W
    - No power derating needed
    - Sharing strategy permits dissimilar line voltages across an array
  - Enhanced V<sub>OUT</sub> regulation mode
    - Standalone: 60 W
- Fully operational current limit
- OV, OC, UV, short circuit and thermal protection
- 2322 through-hole ChiP™ package
  - 0.978" x 0.898" x 0.284"  
(24.84 mm x 22.8 mm x 7.21 mm)

| Product Ratings                                   |                            |
|---------------------------------------------------|----------------------------|
| V <sub>IN</sub> = 43 V to 154 V                   | P <sub>OUT</sub> = 60 W    |
| V <sub>OUT</sub> = 5.0 V<br>(3.5 V to 5.5 V Trim) | I <sub>OUT</sub> = 12.00 A |

#### Product Description

The DCM2322 is a lower power, isolated and regulated DC-DC converter that operates from an unregulated, wide-range input to generate an isolated 5.0 Vdc output. With its high-frequency zero-voltage switching (ZVS) topology, the DCM2322 converter consistently delivers high efficiency across the input line range. Modular DCM converters and downstream DC-DC products support efficient power distribution, providing superior power system performance and connectivity from a variety of unregulated power sources to the point-of-load.

Leveraging the thermal and density benefits of Vicor's ChiP packaging technology, the DCM2322 offers flexible thermal management options with very low top and bottom side thermal impedances. Thermally adept ChiP based power components enable customers to quickly and predictably achieve cost effective power system solutions.

#### Typical Applications

- Rail Transportation
- Defense / Aerospace
- Industrial
- Process Control

#### Part Ordering Information

| Product Function      | Package Size |    | Package Type           | Max Input Voltage  | Range Ratio | Max Output Voltage | Max Output Power | Temperature Grade                        | Option                                                                                       |
|-----------------------|--------------|----|------------------------|--------------------|-------------|--------------------|------------------|------------------------------------------|----------------------------------------------------------------------------------------------|
| DCM                   | 23           | 22 | x                      | A5                 | N           | 06                 | 60               | y                                        | 6z                                                                                           |
| DCM = DC-DC Converter | mm           |    | T = Through hole ChiPs | Internal Reference |             |                    |                  | T = -40°C to 125°C<br>M = -55°C to 125°C | 60 = Array and Enhanced V <sub>OUT</sub> Regulation Modes / Analog Control Interface Version |

## Typical Applications



Note:  $C_{IN}$ ,  $R_b$ ,  $C_{b1}$  and  $C_{b2}$  are required components for proper operation of the DCM. See required components table below.

DCM2322xA5N0660y6z in an array of four units; applicable when DCM is operating in Array Mode

| Required Components |                                             |
|---------------------|---------------------------------------------|
| $C_{IN}$            | TDK C5750X7T2E225M250KA, 2.2 $\mu$ F, 250 V |
| $R_b$               | Generic 1 $\Omega$ , 1/4 W                  |
| $C_{b1}$ , $C_{b2}$ | KEMET C1812C103KGRACTU, 10,000 pF, 2000 V   |

## Typical Applications (Cont.)



Note:  $C_{IN}$ ,  $R_b$ ,  $C_{b1}$  and  $C_{b2}$  are required components for proper operation of the DCM. See required components table on page 2.

Parallel operation of DCMs with common mode chokes installed on the input side to suppress common mode noise; applicable when DCM is operating in Array Mode



Note:  $C_{IN}$ ,  $R_b$ ,  $C_{b1}$  and  $C_{b2}$  are required components for proper operation of the DCM. See required components table on page 2.

Single DCM2322xA5N0660y6z, to a non-isolated regulator, and direct to load

## Pin Configuration



## Pin Descriptions

| Pin Number | Signal Name | Type                | Function                                                                                                                       |
|------------|-------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|
| A1         | +IN         | INPUT POWER         | Positive input power terminal                                                                                                  |
| B1         | TR          | INPUT               | Enables and disables trim functionality. Adjusts output voltage when trim active.                                              |
| C1         | EN          | INPUT               | Dual function:<br>1. Enables either Array or Enhanced V <sub>OUT</sub> Regulation mode<br>2. Enables and disables power supply |
| D1         | FT          | OUTPUT              | Fault monitoring                                                                                                               |
| E1         | -IN         | INPUT POWER RETURN  | Negative input power terminal                                                                                                  |
| A'2, C'2   | +OUT        | OUTPUT POWER        | Positive output power terminal                                                                                                 |
| B'2, D'2   | -OUT        | OUTPUT POWER RETURN | Negative output power terminal                                                                                                 |

## Absolute Maximum Ratings

The absolute maximum ratings below are stress ratings only. Operation at or beyond these maximum ratings can cause permanent damage to the device. Electrical specifications do not apply when operating beyond rated operating conditions.

| Parameter                              | Comments                 | Min  | Max   | Unit       |
|----------------------------------------|--------------------------|------|-------|------------|
| Input Voltage (+IN to -IN)             |                          | -0.5 | 175.0 | V          |
| Input Voltage Slew Rate                |                          | -1   | 1     | V/ $\mu$ s |
| TR to -IN                              |                          | -0.3 | 3.5   | V          |
| EN to -IN                              |                          | -0.3 | 3.5   | V          |
| FT to -IN                              |                          | -0.3 | 3.5   | V          |
|                                        |                          |      | 5     | mA         |
| Output Voltage (+OUT to -OUT)          |                          | -0.5 | 6.6   | V          |
| Dielectric withstand (input to output) | Supplementary insulation | 3000 |       | Vdc        |
| Internal Operating Temperature         | T-Grade                  | -40  | 125   | °C         |
|                                        | M-Grade                  | -55  | 125   | °C         |
| Storage Temperature                    | T-Grade                  | -40  | 125   | °C         |
|                                        | M-Grade                  | -65  | 125   | °C         |
| Average Output Current                 |                          |      | 17.0  | A          |



Figure 1 — Thermal Specified Operating Area: Max Output Power vs. Case Temp, Single unit at minimum full load efficiency



Figure 2 — Electrical Specified Operating Area: Array Mode



Figure 3 — Electrical Specified Operating Area: Enhanced V<sub>out</sub> Regulation Mode

Common Electrical Specifications: Array and Enhanced  $V_{OUT}$  Regulation Modes

Specifications apply over all line, trim and load conditions, internal temperature  $T_{INT} = 25^\circ\text{C}$ , unless otherwise noted. **Boldface** specifications apply over the temperature range of  $-40^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for T-Grade and  $-55^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for M-grade.

| Attribute                          | Symbol                   | Conditions / Notes                                                                                                                                                                           | Min          | Typ        | Max          | Unit             |
|------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|--------------|------------------|
| <b>Power Input Specification</b>   |                          |                                                                                                                                                                                              |              |            |              |                  |
| Input voltage range                | $V_{IN}$                 | Continuous operation                                                                                                                                                                         | <b>43</b>    | <b>100</b> | <b>154</b>   | V                |
| Inrush current (peak)              | $I_{IN,RP}$              | With maximum $C_{OUT-EXT}$ , full resistive load                                                                                                                                             |              |            | <b>6.0</b>   | A                |
| Input capacitance (internal)       | $C_{IN-INT}$             | Effective value at nominal input voltage                                                                                                                                                     |              | 1.3        |              | $\mu\text{F}$    |
| Input capacitance (internal) ESR   | $R_{CIN-INT}$            | At 1 MHz                                                                                                                                                                                     |              | 2.68       |              | $\text{m}\Omega$ |
| Input inductance (external)        | $L_{IN}$                 | Differential mode, with no further line bypassing                                                                                                                                            |              |            | <b>1</b>     | $\mu\text{H}$    |
| <b>No Load Specification</b>       |                          |                                                                                                                                                                                              |              |            |              |                  |
| Input power – disabled             | $P_Q$                    | Nominal line, see Fig. 4                                                                                                                                                                     |              | 0.6        | 0.8          | W                |
|                                    |                          | Worst case line, see Fig. 4                                                                                                                                                                  |              |            | <b>1.0</b>   | W                |
| Input power – enabled with no load | $P_{NL}$                 | Nominal line, see Fig. 5                                                                                                                                                                     |              | 2.0        | 3.0          | W                |
|                                    |                          | Worst case line, see Fig. 5                                                                                                                                                                  |              |            | <b>3.5</b>   | W                |
| <b>Power Output Specification</b>  |                          |                                                                                                                                                                                              |              |            |              |                  |
| Output voltage set point           | $V_{OUT,NOM}$            | $V_{IN} = 100\text{ V}$ , nominal trim, at 100% Load, $T_{INT} = 25^\circ\text{C}$                                                                                                           | 4.97         | 5.0        | 5.03         | V                |
| Rated output voltage trim range    | $V_{OUT-TRIMMING}$       | Specifies the Low, Nominal and High Trim conditions.<br>• Array Mode: trim range over temp at full load<br>• Enhanced $V_{OUT}$ Regulation Mode: trim range over temp, with > 10% rated load | <b>3.5</b>   | <b>5.0</b> | <b>5.5</b>   | V                |
| Rated output power                 | $P_{OUT}$                | Continuous, $V_{OUT} \geq 5.0\text{ V}$                                                                                                                                                      | <b>60</b>    |            |              | W                |
| Rated output current               | $I_{OUT}$                | Continuous, $V_{OUT} \leq 5.0\text{ V}$                                                                                                                                                      | <b>12.00</b> |            |              | A                |
| Output current limit               | $I_{OUT-LIM}$            | Of rated $I_{OUT}$ max. Fully operational current limit, for nominal trim and below                                                                                                          | 100          | 120        | 140          | %                |
| Current limit delay                | $t_{IOUT-LIM}$           | The module will power limit in a fast transient event                                                                                                                                        |              | 1          |              | ms               |
| Efficiency                         | $\eta$                   | Full load, nominal line, nominal trim                                                                                                                                                        | 84.8         | 86.2       |              | %                |
|                                    |                          | Full load, over line and temperature, nominal trim                                                                                                                                           | <b>80.0</b>  |            |              | %                |
|                                    |                          | 50% load, over rated line, temperature and trim                                                                                                                                              | <b>75.0</b>  |            |              | %                |
| Output voltage ripple              | $V_{OUT-PP}$             | 20 MHz bandwidth. At nominal trim, minimum $C_{OUT-EXT}$ and at least 10 % rated load                                                                                                        |              | 296        |              | mV               |
| Output capacitance (internal)      | $C_{OUT-INT}$            | Effective value at nominal output voltage                                                                                                                                                    |              | 160        |              | $\mu\text{F}$    |
| Output capacitance (internal) ESR  | $R_{COUT-INT}$           | At 1 MHz                                                                                                                                                                                     |              | 0.183      |              | $\text{m}\Omega$ |
| Output capacitance (external)      | $C_{OUT-EXT}$            | Excludes component temperature coefficient For load transients that remain > 10% rated load                                                                                                  | <b>470</b>   |            | <b>10000</b> | $\mu\text{F}$    |
| Output capacitance (external)      | $C_{OUT-EXT-TRANS}$      | Excludes component temperature coefficient For load transients down to $I_{TRAN\_MIN}$ rated load, with static trim                                                                          | <b>2200</b>  |            | <b>10000</b> | $\mu\text{F}$    |
| Output capacitance (external)      | $C_{OUT-EXT-TRANS-TRIM}$ | Excludes component temperature coefficient For load transients down to $I_{TRAN\_MIN}$ rated load, with dynamic trimming                                                                     | <b>4700</b>  |            | <b>10000</b> | $\mu\text{F}$    |
| Minimum Transient Load             | $I_{TRAN\_MIN}$          | Minimum required load for proper operation of DCM during load transient conditions                                                                                                           | 0            |            |              | %                |
| Output capacitance, ESR (ext.)     | $R_{COUT-EXT}$           | At 10 kHz, excludes component tolerances                                                                                                                                                     | <b>10</b>    |            |              | $\text{m}\Omega$ |

Common Electrical Specifications (Cont.): Array and Enhanced  $V_{OUT}$  Regulation Modes

Specifications apply over all line, trim and load conditions, internal temperature  $T_{INT} = 25^\circ\text{C}$ , unless otherwise noted. **Boldface** specifications apply over the temperature range of  $-40^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for T-Grade and  $-55^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for M-grade.

| Attribute                                                  | Symbol              | Conditions / Notes                                                                                                                                                     | Min          | Typ | Max          | Unit             |
|------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|--------------|------------------|
| <b>Power Output Specifications (Cont.)</b>                 |                     |                                                                                                                                                                        |              |     |              |                  |
| Initialization delay                                       | $t_{INIT}$          | See state diagram                                                                                                                                                      |              | 25  | <b>40</b>    | ms               |
| Output turn-on delay                                       | $t_{ON}$            | From rising edge EN, with $V_{IN}$ pre-applied.<br>See timing diagram                                                                                                  |              | 200 |              | $\mu\text{s}$    |
| Output turn-off delay                                      | $t_{OFF}$           | From falling edge EN. See timing diagram                                                                                                                               |              |     | <b>600</b>   | $\mu\text{s}$    |
| Soft start ramp time                                       | $t_{SS}$            | At full rated resistive load. Typ spec is 1-up with min $C_{OUT-EXT}$ . Max spec is for arrays with max $C_{OUT-EXT}$                                                  |              | 30  | <b>60</b>    | ms               |
| $V_{OUT}$ threshold for max rated load current             | $V_{OUT-FL-THRESH}$ | During startup, $V_{OUT}$ must achieve this threshold before output can support full rated current                                                                     |              |     | <b>2.5</b>   | V                |
| $I_{OUT}$ at startup                                       | $I_{OUT-START}$     | Max load current at startup while $V_{OUT}$ is below $V_{OUT-FL-THRESH}$                                                                                               | <b>1.20</b>  |     |              | A                |
| Monotonic soft-start threshold voltage                     | $V_{OUT-MONOTONIC}$ | Output voltage rise becomes monotonic with 10% of preload once it crosses $V_{OUT-MONOTONIC}$                                                                          |              |     | <b>2.5</b>   | V                |
| Minimum required disabled duration                         | $t_{OFF-MIN}$       | This refers to the minimum time a module needs to be in the disabled state before it will attempt to start via EN                                                      |              |     | <b>2</b>     | ms               |
| Minimum required disabled duration for predictable restart | $t_{OFF-MONOTONIC}$ | This refers to the minimum time a module needs to be in the disabled state before it is guaranteed to exhibit monotonic soft-start and have predictable startup timing |              |     | <b>100</b>   | ms               |
| Voltage deviation (transient)                              | $\%V_{OUT-TRANS}$   | Minimum $C_{OUT-EXT}$ (10 $\leftrightarrow$ 90% load step), excluding load line.                                                                                       |              | <10 |              | %                |
| Settling time                                              | $t_{SETTLE}$        |                                                                                                                                                                        |              | 8.0 |              | ms               |
| <b>Powertrain Protections</b>                              |                     |                                                                                                                                                                        |              |     |              |                  |
| Input Voltage Initialization threshold                     | $V_{IN-INIT}$       | Threshold to start $t_{INIT}$ delay                                                                                                                                    |              |     | <b>9</b>     | V                |
| Input Voltage Reset threshold                              | $V_{IN-RESET}$      | Latching faults will clear once $V_{IN}$ falls below $V_{IN-RESET}$                                                                                                    | <b>3</b>     |     |              | V                |
| Input undervoltage lockout threshold                       | $V_{IN-UVLO-}$      |                                                                                                                                                                        | <b>25.80</b> |     | <b>40.85</b> | V                |
| Input undervoltage recovery threshold                      | $V_{IN-UVLO+}$      | See Timing diagram                                                                                                                                                     |              |     | <b>43.00</b> | V                |
| Input overvoltage lockout threshold                        | $V_{IN-OVLO+}$      |                                                                                                                                                                        |              |     | <b>171</b>   | V                |
| Input overvoltage recovery threshold                       | $V_{IN-OVLO-}$      | See Timing diagram                                                                                                                                                     | <b>154</b>   |     |              | V                |
| Output overvoltage threshold                               | $V_{OUT-OVP}$       | From 25% to 100% load. Latched shutdown                                                                                                                                | <b>6.32</b>  |     |              | V                |
| Output overvoltage threshold                               | $V_{OUT-OVP-LL}$    | From 0% to 25% load. Latched shutdown                                                                                                                                  | <b>6.60</b>  |     |              | V                |
| Minimum current limited $V_{OUT}$                          | $V_{OUT-UVP}$       | Over all operating steady-state line and trim conditions                                                                                                               |              |     | <b>2.25</b>  | V                |
| Overtemperature threshold (internal)                       | $T_{INT-OTP}$       |                                                                                                                                                                        | <b>125</b>   |     |              | $^\circ\text{C}$ |
| Power limit                                                | $P_{LIM}$           |                                                                                                                                                                        |              |     | <b>110</b>   | W                |
| $V_{IN}$ overvoltage to cessation of powertrain switching  | $t_{OVLO-SW}$       | Independent of fault logic                                                                                                                                             |              | 3.2 |              | $\mu\text{s}$    |
| $V_{IN}$ overvoltage response time                         | $t_{OVLO}$          | For fault logic only                                                                                                                                                   |              |     | <b>200</b>   | $\mu\text{s}$    |
| $V_{IN}$ undervoltage response time                        | $t_{UVLO}$          |                                                                                                                                                                        |              |     | <b>100</b>   | ms               |
| Short circuit response time                                | $t_{SC}$            | Powertrain on, operational state                                                                                                                                       |              |     | <b>200</b>   | $\mu\text{s}$    |
| Short circuit, or temperature fault recovery time          | $t_{FAULT}$         | See Timing diagram                                                                                                                                                     |              | 1   |              | s                |

## Electrical Specifications: Array Mode Only

Specifications apply over all line, trim and load conditions, internal temperature  $T_{INT} = 25^\circ\text{C}$ , unless otherwise noted. **Boldface** specifications apply over the temperature range of  $-40^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for T-Grade and  $-55^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for M-grade.

| Attribute                              | Symbol                | Conditions / Notes                                                                                                                                                 | Min          | Typ          | Max         | Unit                       |
|----------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|-------------|----------------------------|
| <b>Power Output Specification</b>      |                       |                                                                                                                                                                    |              |              |             |                            |
| Output voltage load regulation         | $\Delta V_{OUT-LOAD}$ | Linear load line. Output voltage increase from full rated load current to no load (Does not include light load regulation). See Fig. 17 and Sec. Design Guidelines | 0.2356       | 0.2632       | 0.2910      | V                          |
| Output voltage light load regulation   | $\Delta V_{OUT-LL}$   | 0% to 10% load, additional $V_{OUT}$ relative to calculated load-line point; see Sec. Design Guidelines                                                            | <b>-0.08</b> |              | <b>0.53</b> | V                          |
| Output voltage temperature coefficient | $\Delta V_{OUT-TEMP}$ | Nominal, linear temperature coefficient, relative to $T_{INT} = 25^\circ\text{C}$ . See Fig. 18 and Design Guidelines Section                                      |              | <b>-0.67</b> |             | $\text{mV}/^\circ\text{C}$ |
| Output voltage accuracy                | $\%V_{OUT-ACCURACY}$  | The total output voltage setpoint accuracy from the calculated ideal $V_{OUT}$ based on load, temp and trim. Excludes $\Delta V_{OUT-LL}$                          | <b>-3.0</b>  |              | <b>3.0</b>  | %                          |

## Electrical Specifications: Enhanced $V_{OUT}$ Regulation Mode Only

Specifications apply over all line, trim and load conditions, internal temperature  $T_{INT} = 25^\circ\text{C}$ , unless otherwise noted. **Boldface** specifications apply over the temperature range of  $-40^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for T-Grade and  $-55^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for M-grade.

| Attribute                            | Symbol                 | Conditions / Notes                                                                                                    | Min          | Typ | Max         | Unit |
|--------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------|-----|-------------|------|
| <b>Power Output Specifications</b>   |                        |                                                                                                                       |              |     |             |      |
| Output voltage regulation            | $\%V_{OUT-REGULATION}$ | At nominal line, nominal trim, full load and ambient temperature                                                      | -0.75        |     | 0.75        |      |
|                                      |                        | At nominal line, nominal trim and:                                                                                    |              |     |             |      |
|                                      |                        | • Load >20% of full load and ambient temperature                                                                      | -1.5         |     | 1.5         |      |
|                                      |                        | • Full load and over temperature                                                                                      |              |     |             |      |
|                                      |                        | At high line, low trim, <20% load and low                                                                             | -1.5         |     | 1.5         |      |
|                                      |                        | All other conditions<br>(does not include light load regulation)                                                      | -2           |     | 2           |      |
| Output voltage light load regulation | $\Delta V_{OUT-LL}$    | 0% to 10% load, additional $V_{OUT}$ relative to $V_{OUT}$ accuracy; see Design Guidelines section                    | <b>-0.08</b> |     | <b>0.53</b> | V    |
| Output voltage accuracy              | $\%V_{OUT-ACCURACY}$   | The total output voltage set-point accuracy from the calculated $V_{OUT}$ based on trim. Excludes $\Delta V_{OUT-LL}$ | <b>-3.00</b> |     | <b>3.00</b> | %    |

## Signal Specifications

Specifications apply over all line, trim and load conditions, internal temperature  $T_{INT} = 25^\circ\text{C}$ , unless otherwise noted. **Boldface** specifications apply over the temperature range of  $-40^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for T-Grade and  $-55^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for M-grade.

| Trim: TR      |                               |                                            |                   |                                                        |             |      |             |            |
|---------------|-------------------------------|--------------------------------------------|-------------------|--------------------------------------------------------|-------------|------|-------------|------------|
| SIGNAL TYPE   | STATE                         | ATTRIBUTE                                  | SYMBOL            | CONDITIONS / NOTES                                     | MIN         | NOM  | MAX         | UNIT       |
| DIGITAL INPUT | Startup                       | TR trim disable threshold                  | $V_{TRIM-DIS-TH}$ | Trim disabled when TR above this threshold at power up |             |      | <b>3.20</b> | V          |
|               |                               | TR trim enable threshold                   | $V_{TRIM-EN-TH}$  | Trim enabled when TR below this threshold at power up  | <b>3.15</b> |      |             | V          |
| ANALOG INPUT  | Operational with Trim enabled | Internally generated $V_{CC}$              | $V_{CC}$          |                                                        | <b>3.21</b> | 3.30 | <b>3.39</b> | V          |
|               |                               | TR pin functional range                    | $V_{TRIM-EN}$     |                                                        | 0.00        | 2.33 | 3.16        | V          |
|               |                               | $V_{OUT}$ referred TR pin resolution       | $V_{OUT-RES}$     | With $V_{CC} = 3.3\text{ V}$                           |             | 6    |             | mV         |
|               |                               | TR internal pull up resistance to $V_{CC}$ | $R_{TRIM-INT}$    |                                                        | <b>9.9</b>  | 10.0 | <b>10.1</b> | k $\Omega$ |

| Enable: EN    |       |                                                     |                     |                    |             |      |             |            |
|---------------|-------|-----------------------------------------------------|---------------------|--------------------|-------------|------|-------------|------------|
| SIGNAL TYPE   | STATE | ATTRIBUTE                                           | SYMBOL              | CONDITIONS / NOTES | MIN         | NOM  | MAX         | UNIT       |
| DIGITAL INPUT | Any   | EN enable threshold                                 | $V_{ENABLE-EN-TH}$  |                    |             |      | <b>2.31</b> | V          |
|               |       | EN disable threshold                                | $V_{ENABLE-DIS-TH}$ |                    | <b>0.99</b> |      |             | V          |
|               |       | Internally generated $V_{CC}$                       | $V_{CC}$            |                    | <b>3.21</b> | 3.30 | <b>3.39</b> | V          |
|               |       | EN internal pull up resistance to $V_{CC}$          | $R_{ENABLE-INT}$    |                    | <b>9.9</b>  | 10.0 | <b>10.1</b> | k $\Omega$ |
|               |       | Array mode enable threshold                         | $V_{ARRAY-EN-TH}$   |                    | <b>2.97</b> |      |             | V          |
|               |       | Enhanced $V_{OUT}$ Regulation mode enable threshold | $V_{REG-EN-TH}$     |                    |             |      | <b>2.63</b> | V          |

| Fault: FT      |           |                                            |                    |                                                                       |            |     |            |               |
|----------------|-----------|--------------------------------------------|--------------------|-----------------------------------------------------------------------|------------|-----|------------|---------------|
| SIGNAL TYPE    | STATE     | ATTRIBUTE                                  | SYMBOL             | CONDITIONS / NOTES                                                    | MIN        | NOM | MAX        | UNIT          |
| DIGITAL OUTPUT | Any       | FT internal pull up resistance to $V_{CC}$ | $R_{FAULT-INT}$    |                                                                       | <b>494</b> | 499 | <b>504</b> | k $\Omega$    |
|                | FT Active | FT voltage                                 | $V_{FAULT-ACTIVE}$ | At rated current drive capability                                     | <b>3.0</b> |     |            | V             |
|                |           | FT current drive capability                | $I_{FAULT-ACTIVE}$ | Over-load beyond the ABSOLUTE MAXIMUM ratings may cause module damage | <b>4</b>   |     |            | mA            |
|                |           | FT response time                           | $t_{FT-ACTIVE}$    | Delay from cessation of switching to FT Pin Active                    |            |     | <b>200</b> | $\mu\text{s}$ |

## High Level Functional State Diagram

Conditions that cause state transitions are shown along arrows. Sub-sequence activities listed inside the state bubbles.



## Timing Diagrams – Array Mode

Module Inputs are shown in **blue**; Module Outputs are shown in **brown**.



## Timing Diagrams – Array Mode (Cont.)

Module Inputs are shown in blue; Module Outputs are shown in brown.



Timing Diagrams – Enhanced  $V_{OUT}$  Regulation Mode

Module Inputs are shown in blue; Module Outputs are shown in brown.



Timing Diagrams – Enhanced  $V_{OUT}$  Regulation Mode (Cont.)

Module Inputs are shown in blue; Module Outputs are shown in brown.



## Common Typical Performance Characteristics: Array and Enhanced $V_{OUT}$ Regulation Modes

The following figures present typical performance at  $T_C = 25^\circ\text{C}$ , unless otherwise noted. See associated figures for general trend data. Unless otherwise specified, figures are applicable for both modes of operation



Figure 4 — Disabled power dissipation vs.  $V_{IN}$



Figure 5 — No load power dissipation vs.  $V_{IN}$ , at nominal trim



Figure 6 — Full Load Efficiency vs.  $V_{IN}$  at low trim



Figure 7 — Full Load Efficiency vs.  $V_{IN}$  at nominal trim



Figure 8 — Full Load Efficiency vs.  $V_{IN}$  at high trim

## Common Typical Performance Characteristics (Cont.): Array and Enhanced $V_{OUT}$ Regulation Modes

The following figures present typical performance at  $T_C = 25^\circ\text{C}$ , unless otherwise noted. See associated figures for general trend data. Unless otherwise specified, figures are applicable for both modes of operation



Figure 9 — Efficiency and power dissipation vs.load at  $T_{CASE} = -40^\circ\text{C}$ , nominal trim



Figure 10 — Efficiency and power dissipation vs.load at  $T_{CASE} = 25^\circ\text{C}$ , nominal trim



Figure 11 — Efficiency and power dissipation vs.load at  $T_{CASE} = 90^\circ\text{C}$ , nominal trim



Figure 12 — Effective internal input capacitance vs. applied voltage



Figure 13 — Nominal powertrain switching frequency vs. load, at nominal trim



Figure 14 — Nominal powertrain switching frequency vs. load, at nominal  $V_{IN}$

## Common Typical Performance Characteristics (Cont.): Array and Enhanced $V_{OUT}$ Regulation Modes

The following figures present typical performance at  $T_C = 25^\circ\text{C}$ , unless otherwise noted. See associated figures for general trend data. Unless otherwise specified, figures are applicable for both modes of operation



**Figure 15** — Output voltage ripple,  $V_{IN} = 100\text{ V}$ ,  $V_{OUT} = 5.0\text{ V}$ ,  $C_{OUT\_EXT} = 470\text{ }\mu\text{F}$ ,  $R_{LOAD} = 0.417\text{ }\Omega$



**Figure 16** — Startup from EN,  $V_{IN} = 100\text{ V}$ ,  $C_{OUT\_EXT} = 10000\text{ }\mu\text{F}$ ,  $R_{LOAD} = 0.417\text{ }\Omega$

## Typical Performance Characteristics: Array Mode Only

The following figures present typical performance at  $T_C = 25^\circ\text{C}$ , unless otherwise noted. See associated figures for general trend data.



Figure 17 — Ideal  $V_{OUT}$  vs. load current, at  $25^\circ\text{C}$  case



Figure 18 — Ideal  $V_{OUT}$  vs. case temperature, at full load



Figure 19 — 100% to 10% load transient response,  $V_{IN} = 100\text{ V}$ , nominal trim,  $C_{OUT\_EXT} = 470\text{ }\mu\text{F}$



Figure 20 — 10% to 100% load transient response,  $V_{IN} = 100\text{ V}$ , nominal trim,  $C_{OUT\_EXT} = 470\text{ }\mu\text{F}$

## Typical Performance Characteristics: Enhanced $V_{OUT}$ Regulation Mode Only

The following figures present typical performance at  $T_C = 25^\circ\text{C}$ , unless otherwise noted. See associated figures for general trend data.



**Figure 21** — Ideal  $V_{OUT}$  vs. load current, at  $25^\circ\text{C}$  case, operating in Enhanced  $V_{OUT}$  Regulation Mode

## General Characteristics

Specifications apply over all line, trim and load conditions, internal temperature  $T_{INT} = 25^{\circ}\text{C}$ , unless otherwise noted. **Boldface** specifications apply over the temperature range of  $-40^{\circ}\text{C} < T_{INT} < 125^{\circ}\text{C}$  for T-Grade and  $-55^{\circ}\text{C} < T_{INT} < 125^{\circ}\text{C}$  for M-grade.

| Attribute                       | Symbol                | Conditions / Notes                                                                            | Min           | Typ           | Max           | Unit                                |
|---------------------------------|-----------------------|-----------------------------------------------------------------------------------------------|---------------|---------------|---------------|-------------------------------------|
| <b>Mechanical</b>               |                       |                                                                                               |               |               |               |                                     |
| Length                          | L                     |                                                                                               | 24.46/[0.963] | 24.84/[0.978] | 25.22/[0.993] | mm/[in]                             |
| Width                           | W                     |                                                                                               | 22.67/[0.893] | 22.8/[0.898]  | 22.93/[0.903] | mm/[in]                             |
| Height                          | H                     |                                                                                               | 7.11/[0.28]   | 7.21/[0.284]  | 7.31/[0.288]  | mm/[in]                             |
| Volume                          | Vol                   | No heat sink                                                                                  |               | 4.08/[0.25]   |               | cm <sup>3</sup> /[in <sup>3</sup> ] |
| Weight                          | W                     |                                                                                               |               | 14.4/[0.51]   |               | g/[oz]                              |
| Lead finish                     |                       | Nickel                                                                                        | 0.51          |               | 2.03          | μm                                  |
|                                 |                       | Palladium                                                                                     | 0.02          |               | 0.15          |                                     |
|                                 |                       | Gold                                                                                          | 0.003         |               | 0.051         |                                     |
| <b>Thermal</b>                  |                       |                                                                                               |               |               |               |                                     |
| Operating internal temperature  | $T_{INT}$             | T-Grade                                                                                       | -40           |               | 125           | °C                                  |
|                                 |                       | M-Grade                                                                                       | -55           |               | 125           |                                     |
| Thermal resistance top side     | $\theta_{INT-TOP}$    | Estimated thermal resistance to maximum temperature internal component from isothermal top    |               | 5.10          |               | °C/W                                |
| Thermal resistance leads        | $\theta_{INT-LEADS}$  | Estimated thermal resistance to maximum temperature internal component from isothermal leads  |               | 11.40         |               | °C/W                                |
| Thermal resistance bottom side  | $\theta_{INT-BOTTOM}$ | Estimated thermal resistance to maximum temperature internal component from isothermal bottom |               | 5.70          |               | °C/W                                |
| Thermal capacity                |                       |                                                                                               |               | 10.3          |               | Ws/°C                               |
| <b>Assembly</b>                 |                       |                                                                                               |               |               |               |                                     |
| Storage temperature             | $T_{ST}$              | T-Grade                                                                                       | -40           |               | 125           | °C                                  |
|                                 |                       | M-Grade                                                                                       | -65           |               | 125           |                                     |
| ESD rating                      | HBM                   | Method per Human Body Model Test ESDA/JEDEC JDS-001-2012                                      | CLASS 1C      |               |               | V                                   |
|                                 | CDM                   | Charged Device Model JESD22-C101E                                                             | CLASS 2       |               |               |                                     |
| <b>Soldering <sup>[1]</sup></b> |                       |                                                                                               |               |               |               |                                     |
| Peak temperature top case       |                       | For further information, please contact factory applications                                  |               |               | 135           | °C                                  |

<sup>[1]</sup> Product is not intended for reflow solder attach.

**General Characteristics (Cont.)**

Specifications apply over all line, trim and load conditions, internal temperature  $T_{INT} = 25^\circ\text{C}$ , unless otherwise noted. **Boldface** specifications apply over the temperature range of  $-40^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for T-Grade and  $-55^\circ\text{C} < T_{INT} < 125^\circ\text{C}$  for M-grade.

| Attribute                   | Symbol      | Conditions / Notes                                                                 | Min         | Typ  | Max | Unit |
|-----------------------------|-------------|------------------------------------------------------------------------------------|-------------|------|-----|------|
| <b>Safety</b>               |             |                                                                                    |             |      |     |      |
| Dielectric Withstand Test   | $V_{HIPOT}$ | IN to OUT                                                                          | <b>3000</b> |      |     | Vdc  |
|                             |             | IN to CASE                                                                         | <b>1500</b> |      |     | Vdc  |
|                             |             | OUT to CASE                                                                        | <b>1500</b> |      |     | Vdc  |
| <b>Reliability</b>          |             |                                                                                    |             |      |     |      |
| MTBF                        |             | MIL-HDBK-217 FN2 Parts Count 25°C<br>Ground Benign, Stationary, Indoors / Computer |             | 3.84 |     | MHrs |
|                             |             | Telcordia Issue 2, Method I Case 3, 25°C,<br>100% D.C., GB, GC                     |             | 8.95 |     | MHrs |
| <b>Agency Approvals</b>     |             |                                                                                    |             |      |     |      |
| Agency approvals/standards  |             |                                                                                    |             |      |     |      |
|                             |             | CE Marked for Low Voltage Directive and RoHS Recast Directive, as applicable       |             |      |     |      |
| <b>Previous Part Number</b> |             |                                                                                    |             |      |     |      |
|                             |             | NOT APPLIED                                                                        |             |      |     |      |

## Pin Functions

### +IN, -IN

Input power pins. -IN is the reference for all control pins, and therefore a Kelvin connection for the control signals is recommended as close as possible to the pin on the package, to reduce effects of voltage drop due to -IN currents.

### +OUT, -OUT

Output power pins.

### EN (Enable)

The EN pin provides two functionalities:

- Enables and disables the DCM converter.
- Selects Array mode or Enhanced  $V_{OUT}$  Regulation mode.

The EN pin is referenced to the -IN pin of the converter. It has an internal pull up to  $V_{CC}$  through a  $10\text{k}\Omega$  resistor.

EN is an input only, it does not pull low in the event of a fault.

### Enable/Disable Control

- Output disable: when EN is pulled down externally below the disable threshold ( $V_{ENABLE-DIS-TH}$ ), the DCM converter will be disabled.
- Output enable: when EN is allowed to pull up above the enable threshold ( $V_{ENABLE-EN-TH}$ ) through the internal pull up to  $V_{CC}$ , the DCM converter will be enabled.



Figure 22 — EN pin voltage thresholds

### Selecting Array Mode or Enhanced $V_{OUT}$ Regulation Mode

The EN pin can also be used to select Array mode operation or Enhanced  $V_{OUT}$  Regulation mode operation. The DCM mode of operation is dependent on the voltage seen by the DCM at its EN pin at first start up following application of  $V_{IN}$ . The DCM will latch in selected mode of operation at the end of soft start, and persist in that same mode until loss of input voltage.

At the first start up after application of  $V_{IN}$ , if EN is allowed to float to:

- A value above  $V_{ENABLE-EN-TH}$ , but below  $V_{REG-EN-TH}$ , the DCM will implement Enhanced  $V_{OUT}$  Regulation mode.
- A value above  $V_{ARRAY-EN-TH}$  and up to  $V_{CC}$ , the DCM will implement array mode operation.

Note that the selected mode of operation is not changed when a DCM recovers from any fault condition, or after a disable event through EN. The operation mode is reset only with cycling of input power.

### TR (Trim)

The TR pin is used to select the trim mode and to trim the output voltage of the DCM converter. The TR pin has an internal pull-up to  $V_{CC}$  through a  $10.0\text{k}\Omega$  resistor.

The DCM will latch trim behavior at application of  $V_{IN}$  (once  $V_{IN}$  exceeds  $V_{IN-UVLO+}$ ), and persist in that same behavior until loss of input voltage.

- At application of  $V_{IN}$ , if the voltage on TR is sampled at above  $V_{TRIM-DIS-TH}$ , the module will latch in a non-trim mode, and will ignore the TR input for as long as  $V_{IN}$  is present.
- At application of  $V_{IN}$ , if the voltage on TR is sampled at below  $V_{TRIM-EN-TH}$ , the TR will serve as an input to control the real time output voltage, relative to full load,  $25^{\circ}\text{C}$ . It will persist in this behavior until  $V_{IN}$  is no longer present.

If trim is active when the DCM is operating, the TR pin provides dynamic trim control at a typical 30 Hz of -3dB bandwidth over the output voltage. TR also decreases the current limit threshold when trimming above  $V_{OUT-NOM}$ .

### FT (Fault)

The FT pin provides a Fault signal.

Anytime the module is enabled and has not recognized a fault, the FT pin is inactive. FT has an internal  $499\text{k}\Omega$  pull-up to  $V_{CC}$ , therefore a shunt resistor,  $R_{SHUNT}$ , of approximately  $50\text{k}\Omega$  can be used to ensure the LED is completely off when there is no fault, per the diagram below.

Whenever the powertrain stops (due to a fault protection or disabling the module by pulling EN low), the FT pin becomes active and provides current to drive an external circuit.

When active, FT pin drives to  $V_{CC}$ , with up to 4 mA of external loading. Module may be damaged from an over-current FT drive, thus a resistor in series for current limiting is recommended.

The FT pin becomes active momentarily when the module starts up.

## Typical External Circuits for Signal Pins (TR, EN, FT)



## Design Guidelines

## Building Blocks and System Design

The DCM™ converter input accepts the full 43 to 154 V range, and it generates an isolated trimmable 5.0 Vdc output. Multiple DCMs may be paralleled in array mode of operation for higher power capacity via wireless load sharing, even when they are operating off of different input voltage supplies.

The DCM converter provides a regulated output voltage around defined nominal load line and temperature coefficients. The load line and temperature coefficients enable configuration of an array of DCM converters which manage the output load with no share bus among modules. Downstream regulators may be used to provide tighter voltage regulation, if required.

The DCM2322xA5N0660y6z may be used in standalone applications where the output power requirements are up to 60 W or applications require tighter voltage regulation. However, it is easily deployed as arrays of modules to increase power handling capacity. Arrays of up to eight units have been qualified for 480 W capacity. Application of DCM converters in an array requires no derating of the maximum available power versus what is specified for a single module.

Note: For more information on operation of single DCM, refer to "Single DCM as an Isolated, Regulated DC-DC Converter" application note AN:029.

## Soft Start

When the DCM starts, it will go through a soft start. The soft start routine ramps the output voltage by modulating the internal error amplifier reference. This causes the output voltage to approximate a piecewise linear ramp. The output ramp finishes when the voltage reaches either the nominal output voltage, or the trimmed output voltage in cases where trim mode is active.

During soft-start, the maximum load current capability is reduced. Until Vout achieves at least  $V_{OUT-FL-THRESH}$ , the output current must be less than  $I_{OUT-START}$  in order to guarantee startup. Note that this is current available to the load, above that which is required to charge the output capacitor.

## Nominal Output Voltage Load Line

## DCM in Array Mode

Throughout this document, the programmed output voltage, (either the specified nominal output voltage if trim is inactive or the trimmed output voltage if trim is active), is specified at full load, and at room temperature. The actual output voltage of the DCM is given by the programmed trimmed output voltage, with modification based on load and temperature. The nominal output voltage is 5.0 V, and the actual output voltage will match this at full load and room temperature with trim inactive.

The largest modification to the actual output voltage compared to the programmed output is due to the 5.263%  $V_{OUT-NOM}$  load line, which for this model corresponds to  $\Delta V_{OUT-LOAD}$  of 0.2632V. As the load is reduced, the internal error amplifier reference, and by extension the output voltage, rises in response. This load line is the primary enabler of the wireless current sharing amongst an array of DCMs.

The load line impact on the output voltage is absolute, and does not scale with programmed trim voltage.

For a given programmed output voltage, the actual output voltage versus load current at for nominal trim and room temperature is given by the following equation:

$$V_{OUT}@ 25^\circ = 5.0 + 0.2632 \cdot (1 - I_{OUT} / 12.00) \quad (1)$$

Use 0 V for  $\Delta V_{OUT-LL}$  when load is above 10% of rated load. See section on light load boosting operation for light load effects on output voltage.

DCM in Enhanced  $V_{OUT}$  Regulation Mode

In Enhanced  $V_{OUT}$  Regulation mode, output voltage is not a function of load line.

**Nominal Output Voltage Temperature Coefficient****DCM in Array Mode**

A second additive term to the programmed output voltage is based on the temperature of the module. This term permits improved thermal balancing among modules in an array, especially when the factory nominal trim point is utilized (trim mode inactive). This term is much smaller than the load line described above, representing only a -0.67 mV/°C change. Regulation coefficient is relative to 25°C.

For nominal trim and full load, the output voltage relates to the temperature according to the following equation:

$$V_{OUT-FL} = 5.0 - 0.667 \cdot 0.001 \cdot (T_{INT} - 25) \quad (2)$$

where  $T_{INT}$  is in °C.

The impact of temperature coefficient on the output voltage is absolute, and does not scale with trim or load.

**DCM in Array Mode**

In Enhanced  $V_{OUT}$  Regulation mode, output voltage is not a function of temperature coefficient.

**Trim Mode and Output Trim Control:****DCM in Array and Enhanced  $V_{OUT}$  Regulation Modes**

When the input voltage is initially applied to a DCM, and after  $t_{INIT}$  elapses, the trim pin voltage  $V_{TR}$  is sampled. The TR pin has an internal pull up resistor to  $V_{CC}$ , so unless external circuitry pulls the pin voltage lower, it will pull up to  $V_{CC}$ . If the initially sampled trim pin voltage is higher than  $V_{TRIM-DIS}$ , then the DCM will disable trimming as long as the  $V_{IN}$  remains applied. In this case, for all subsequent operation the output voltage will be programmed to the nominal. This minimizes the support components required for applications that only require the nominal rated  $V_{OUT}$ , and also provides the best output setpoint accuracy, as there are no additional errors from external trim components

If at initial application of  $V_{IN}$ , the TR pin voltage is prevented from exceeding  $V_{TRIM-EN}$ , then the DCM will activate trim mode, and it will remain active for as long as  $V_{IN}$  is applied.

$V_{OUT}$  set point under full load and room temperature can be calculated using the equation below:

$$V_{OUT-FL} @ 25^{\circ}C = 2.70 + (3.260 \cdot V_{TR}/V_{CC}) \quad (3)$$

Note that the trim mode is not changed when a DCM recovers from any fault condition or being disabled.

Module performance is guaranteed through output voltage trim range  $V_{OUT-TRIMMING}$ . If  $V_{OUT}$  is trimmed above this range, then certain combinations of line and load transient conditions may trigger the output OVP.

**Overall Output Voltage Transfer Function****DCM in Array Mode**

Taking load line (equation 1), temperature coefficient (equation 2) and trim (equation 3) into account, the general equation relating the DC  $V_{OUT}$  to programmed trim (when active), load, and temperature is given by:

$$V_{OUT} = 2.70 + (3.260 \cdot V_{TR}/V_{CC}) + 0.2632 \cdot (1 - I_{OUT} / 12.00) - 0.667 \cdot 0.001 \cdot (T_{INT} - 25) + \Delta V_{OUT-LL} \quad (4)$$

**DCM in Enhanced  $V_{OUT}$  Regulation Mode**

In Enhanced  $V_{OUT}$  Regulation Mode, only trim (Equation 3) is applicable. The general equation relating the DC  $V_{OUT}$  to programmed trim is given by:

$$V_{OUT} = 2.70 + (3.260 \cdot V_{TR}/V_{CC}) + \Delta V_{OUT-LL} \quad (5)$$

Finally, note that when the load current is below 10% of the rated capacity, there is an additional  $\Delta V$  which may add to the output voltage, depending on the line voltage which is related to light load boosting. Please see the section on light load boosting below for details.

Use 0 V for  $\Delta V_{OUT-LL}$  when load is above 10% of rated load. See section on light load boosting operation for light load effects on output voltage.

**Output Current Limit**

The DCM features a fully operational current limit which effectively keeps the module operating inside the Safe Operating Area (SOA) for all valid trim and load profiles. The current limit approximates a "brick wall" limit, where the output current is prevented from exceeding the current limit threshold by reducing the output voltage via the internal error amplifier reference. The current limit threshold at nominal trim and below is typically 120% of rated output current, but it can vary between 100% to 140%. In order to preserve the SOA, when the converter is trimmed above the nominal output voltage, the current limit threshold is automatically reduced to limit the available output power.

When the output current exceeds the current limit threshold, current limit action is held off by 1ms, which permits the DCM to momentarily deliver higher peak output currents to the load. Peak output power during this time is still constrained by the internal Power Limit of the module. The fast Power Limit and relatively slow Current Limit work together to keep the module inside the SOA. Delaying entry into current limit also permits the DCM to minimize droop voltage for load steps.

Sustained operation in current limit is permitted, and no derating of output power is required, even in an array configuration.

Some applications may benefit from well matched current distribution, in which case fine tuning sharing via the trim pins permits control over sharing. The DCM does not require this for proper operation, due to the power limit and current limit behaviors described here.

Current limit can reduce the output voltage to as little as the UVP threshold ( $V_{OUT-UVP}$ ). Below this minimum output voltage compliance level, further loading will cause the module to shut down due to the output undervoltage fault protection.

**Line Impedance, Input Slew rate and Input Stability Requirements**

Connect a high-quality, low-noise power supply to the +IN and -IN terminals. Additional capacitance may have to be added between +IN and -IN to make up for impedances in the interconnect cables as well as deficiencies in the source.

Excessive source impedance can bring about system stability issues for a regulated DC-DC converter, and must either be avoided or compensated by filtering components. A 100  $\mu$ F input capacitor is the minimum recommended in case the source impedance is insufficient to satisfy stability requirements.

Additional information can be found in the filter design application note:

[www.vicorpower.com/documents/application\\_notes/vichip\\_appnote23.pdf](http://www.vicorpower.com/documents/application_notes/vichip_appnote23.pdf)

Please refer to this input filter design tool to ensure input stability:

<http://app2.vicorpower.com/filterDesign/intiFilter.do>.

Ensure that the input voltage slew rate is less than 1V/us, otherwise a pre-charge circuit is required for the DCM input to control the input voltage slew rate and prevent overstress to input stage components.

### Input Fuse Selection

The DCM is not internally fused in order to provide flexibility in configuring power systems. Input line fusing is recommended at the system level, in order to provide thermal protection in case of catastrophic failure. The fuse shall be selected by closely matching system requirements with the following characteristics:

- Current rating (usually greater than the DCM converter's maximum current)
- Maximum voltage rating (usually greater than the maximum possible input voltage)
- Ambient temperature
- Breaking capacity per application requirements
- Nominal melting  $I^2t$
- Recommended fuse: See Agency Approvals for Recommended Fuse <http://www.vicorpower.com/dc-dc/isolated-regulated/dcm#Documentation>

### Fault Handling

#### *Input Undervoltage Fault Protection (UVLO)*

The converter's input voltage is monitored to detect an input under voltage condition. If the converter is not already running, then it will ignore enable commands until the input voltage is greater than  $V_{IN-UVLO+}$ . If the converter is running and the input voltage falls below  $V_{IN-UVLO-}$ , the converter recognizes a fault condition, the powertrain stops switching, and the output voltage of the unit falls.

Input voltage transients which fall below UVLO for less than  $t_{UVLO}$  may not be detected by the fault protection logic, in which case the converter will continue regular operation. No protection is required in this case.

Once the UVLO fault is detected by the fault protection logic, the converter shuts down and waits for the input voltage to rise above  $V_{IN-UVLO+}$ . Provided the converter is still enabled, it will then restart.

#### *Input Overvoltage Fault Protection (OVLO)*

The converter's input voltage is monitored to detect an input over voltage condition. When the input voltage is more than the  $V_{IN-OVLO+}$ , a fault is detected, the powertrain stops switching, and the output voltage of the converter falls.

After an OVLO fault occurs, the converter will wait for the input voltage to fall below  $V_{IN-OVLO-}$ . Provided the converter is still enabled, the powertrain will restart.

The powertrain controller itself also monitors the input voltage. Transient OVLO events which have not yet been detected by the fault sequence logic may first be detected by the controller if the input slew rate is sufficiently large. In this case, powertrain switching will immediately stop. If the input voltage falls back in range before the fault sequence logic detects the out of range condition, the powertrain will resume switching and the fault logic will not interrupt operation. Regardless of whether the powertrain is running at the time or not, if the input voltage does not recover from OVLO before  $t_{OVLO}$ , the converter fault logic will detect the fault.

#### *Output Undervoltage Fault Protection (UVP)*

The converter determines that an output overload or short circuit condition exists by measuring its primary sensed output voltage and the output of the internal error amplifier. In general, whenever the powertrain is switching and the primary-sensed output voltage falls below  $V_{OUT-UVP}$  threshold, a short circuit fault will be registered. Once an output undervoltage condition is detected, the powertrain immediately stops switching, and the output voltage of the converter falls. The converter remains disabled for a time  $t_{FAULT}$ . Once recovered and provided the converter is still enabled, the powertrain will again enter the soft start sequence after  $t_{INIT}$  and  $t_{ON}$ .

#### *Temperature Fault Protections (OTP)*

The fault logic monitors the internal temperature of the converter. If the measured temperature exceeds  $T_{INT-OTP}$ , a temperature fault is registered. As with the under voltage fault protection, once a temperature fault is registered, the powertrain immediately stops switching, the output voltage of the converter falls, and the converter remains disabled for at least time  $t_{FAULT}$ . Then, the converter waits for the internal temperature to return to below  $T_{INT-OTP}$  before recovering. Provided the converter is still enabled, the DCM will restart after  $t_{INIT}$  and  $t_{ON}$ .

#### *Output Overvoltage Fault Protection (OVP)*

The converter monitors the output voltage during each switching cycle by a corresponding voltage reflected to the primary side control circuitry. If the primary sensed output voltage exceeds  $V_{OUT-OVP}$ , the OVP fault protection is triggered. The control logic disables the powertrain, and the output voltage of the converter falls.

This type of fault is latched, and the converter will not start again until the latch is cleared. Clearing the fault latch is achieved by either disabling the converter via the EN pin, or else by removing the input power such that the input voltage falls below  $V_{IN-INIT}$ .

#### *External Output Capacitance*

The DCM converter internal compensation requires a minimum external output capacitor. An external capacitor in the range of 470 to 10000  $\mu$ F with ESR of 10  $m\Omega$  is required, per DCM for control loop compensation purposes.

However some DCM models require an increase to the minimum external output capacitor value in certain loading and trim condition. In applications where the load can go below 10% of rated load but the output trim is held constant, the range of output capacitor required is given by  $C_{OUT-EXT-TRANS}$  in the Electrical Specifications table. If the load can go below 10% of rated load and the DCM output trim is also dynamically varied, the range of output capacitor required is given by  $C_{OUT-EXT-TRANS-TRIM}$  in the Electrical Specifications table.

#### *Light Load Boosting*

Under light load conditions, the DCM converter may operate in light load boosting depending on the line voltage. Light load boosting occurs whenever the internal power consumption of the converter combined with the external output load is less than the minimum power transfer per switching cycle. In order to maintain regulation, the error amplifier will switch the powertrain off and on repeatedly, to effectively lower the average switching frequency, and permit operation with no external load. During the time when the power train is off, the module internal consumption is significantly reduced, and so there is a notable reduction in no-load input power in light load boosting. When the load is less than 10% of rated  $I_{out}$ , the output voltage may rise by a maximum of 0.53 V, above the output voltage calculated from trim, temperature, and load line conditions.

### Thermal Design

Based on the safe thermal operating area shown in page 5, the full rated power of the DCM2322xA5N0660y6z can be processed provided that the top, bottom, and leads are all held below 100°C. These curves highlight the benefits of dual sided thermal management, but also demonstrate the flexibility of the Vicor ChiP platform for customers who are limited to cooling only the top or the bottom surface.

The OTP sensor is located on the top side of the internal PCB structure. Therefore in order to ensure effective over-temperature fault protection, the case bottom temperature must be constrained by the thermal solution such that it does not exceed the temperature of the case top.

The ChiP package provides a high degree of flexibility in that it presents three pathways to remove heat from internal power dissipating components. Heat may be removed from the top surface, the bottom surface and the leads. The extent to which these three surfaces are cooled is a key component for determining the maximum power that is available from a ChiP, as can be seen from Figure 23.

Since the ChiP has a maximum internal temperature rating, it is necessary to estimate this internal temperature based on a real thermal solution. Given that there are three pathways to remove heat from the ChiP, it is helpful to simplify the thermal solution into a roughly equivalent circuit where power dissipation is modeled as a current source, isothermal surface temperatures are represented as voltage sources and the thermal resistances are represented as resistors.

Figure 23 shows the "thermal circuit" for a 2322 ChiP DCM, in an application where both case top and case bottom, and leads are cooled. In this case, the DCM power dissipation is  $PD_{TOTAL}$  and the three surface temperatures are represented as  $T_{CASE\_TOP}$ ,  $T_{CASE\_BOTTOM}$ , and  $T_{LEADS}$ . This thermal system can now be very easily analyzed with simple resistors, voltage sources, and a current source.

This analysis provides an estimate of heat flow through the various pathways as well as internal temperature.



Figure 23 — Double side cooling and leads thermal model

Alternatively, equations can be written around this circuit and analyzed algebraically:

$$\begin{aligned}
 T_{INT} - PD_1 \cdot \theta_{INT-TOP} &= T_{CASE\_TOP} \\
 T_{INT} - PD_2 \cdot \theta_{INT-BOTTOM} &= T_{CASE\_BOTTOM} \\
 T_{INT} - PD_3 \cdot \theta_{INT-LEADS} &= T_{LEADS} \\
 PD_{TOTAL} &= PD_1 + PD_2 + PD_3
 \end{aligned}$$

Where  $T_{INT}$  represents the internal temperature and  $PD_1$ ,  $PD_2$ , and  $PD_3$  represent the heat flow through the top side, bottom side, and leads respectively.



Figure 24 — One side cooling and leads thermal model

Figure 24 shows a scenario where there is no bottom side cooling. In this case, the heat flow path to the bottom is left open and the equations now simplify to:

$$\begin{aligned}
 T_{INT} - PD_1 \cdot \theta_{INT-TOP} &= T_{CASE\_TOP} \\
 T_{INT} - PD_3 \cdot \theta_{INT-LEADS} &= T_{LEADS} \\
 PD_{TOTAL} &= PD_1 + PD_3
 \end{aligned}$$



Figure 25 — One side cooling thermal model

Figure 25 shows a scenario where there is no bottom side and leads cooling. In this case, the heat flow path to the bottom is left open and the equations now simplify to:

$$\begin{aligned}
 T_{INT} - PD_1 \cdot \theta_{INT-TOP} &= T_{CASE\_TOP} \\
 PD_{TOTAL} &= PD_1
 \end{aligned}$$

Vicor provides a suite of online tools, including a simulator and thermal estimator which greatly simplify the task of determining whether or not a DCM thermal configuration is sufficient for a given condition. These tools can be found at:

[www.vicorpowers.com/powerbench](http://www.vicorpowers.com/powerbench).

**Array Operation****A decoupling network is needed to facilitate paralleling:**

- An output inductor should be added to each DCM, before the outputs are bussed together to provide decoupling.
- Each DCM needs a separate input filter, even if the multiple DCMs share the same input voltage source. These filters limit the ripple current reflected from each DCM, and also help suppress generation of beat frequency currents that can result when multiple powertrains input stages are permitted to directly interact.

If signal pins (TR, EN, FT) are not used, they can be left floating, and DCM will work in the nominal output condition.

When common mode noise in the input side is not a concern, TR and EN can be driven and FT received using a single Kelvin connection to the shared -IN as a reference.

Note: For more information on parallel operation of DCMs, refer to "Parallel DCMs" application note AN:030.

An example of DCM paralleling circuit is shown in Figure 26.

Recommended values to start with:

**L1\_x:** 22  $\mu$ H, minimized DCR;

**C1\_x:** Ceramic capacitors in parallel, C1 = 6.6  $\mu$ F;

**Rd\_x:** 1.5  $\Omega$ ;

**Cd\_x:** 20  $\mu$ F

**L2\_x:** 0.33  $\mu$ H;

**C2\_x:** 80  $\mu$ F;

**Rdm\_x:** 0.05  $\Omega$ ;

**Lb\_x:** 72 nH;

**Cout-Ext\_x:** electrolytic or tantalum capacitor, 470  $\mu$ F  $\leq$  C3  $\leq$  10000  $\mu$ F;

**C3, C4:** additional ceramic /electrolytic capacitors, if needed for output ripple filtering;

In order to help sensitive signal circuits reject potential noise, additional components are recommended:

**R2\_x:** 301 Ohm, facilitate noise attenuation for TR pin;

**FB1\_x, C5\_x:** FB1 is a ferrite bead with an impedance of at least 10  $\Omega$  at 100MHz. C5\_x can be a ceramic capacitor of 0.1uF. Facilitate noise attenuation for EN pin.

Note: Use an RCR filter network as suggested in the application note AN:030 to reduce the noise on the signal pins.

Note: In case of the excessive line inductance, a properly sized decoupling capacitor C<sub>DECOUPLE</sub> is required as shown in Figure 26.

When common mode noise rejection in the input side is needed, common mode chokes can be added in the input side of each DCM. An example of DCM paralleling circuit is shown below:



Note: C<sub>IN</sub>, R<sub>b</sub>, C<sub>b1</sub> and C<sub>b2</sub> are required components for proper operation of the DCM. See required components table on page 2.

Figure 26 — DCM paralleling configuration circuit 1



Note:  $C_{IN}$ ,  $R_b$ ,  $C_{b1}$  and  $C_{b2}$  are required components for proper operation of the DCM. See required components table on page 2.

Figure 27 — DCM paralleling configuration circuit 2

Notice that each group of control pins need to be individually driven and isolated from the other groups control pins. This is because -IN of each DCM can be at a different voltage due to the common mode chokes. Attempting to share control pin circuitry could lead to incorrect behavior of the DCMs.

An array of DCMs used at the full array rated power may generally have one or more DCMs operating at current limit, due to sharing errors. Load sharing is functionally managed by the load line. Thermal balancing is improved by the nominal effective temperature coefficient of the output voltage setpoint.

DCMs in current limit will operate with higher output current or power than the rated levels. Therefore the following Thermal Safe Operating Area plot should be used for array use, or loads that drive the DCM in to current limit for sustained operation.



Figure 28 — Thermal Specified Operating Area: Max Power Dissipation vs. Case Temp for arrays or current limited operation

## DCM Module Product Outline Drawing Recommended PCB Footprint and Pinout



**Revision History**

| Revision | Date     | Description     | Page Number(s) |
|----------|----------|-----------------|----------------|
| 1.0      | 08/13/19 | Initial release | n/a            |

**Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems.**

Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication. Vicor reserves the right to make changes to any products, specifications, and product descriptions at any time without notice. Information published by Vicor has been checked and is believed to be accurate at the time it was printed; however, Vicor assumes no responsibility for inaccuracies. Testing and other quality controls are used to the extent Vicor deems necessary to support Vicor's product warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

**Specifications are subject to change without notice.**

Visit <http://www.vicorpowers.com/dc-dc/isolated-regulated/dcm> for the latest product information.

**Vicor's Standard Terms and Conditions and Product Warranty**

All sales are subject to Vicor's Standard Terms and Conditions of Sale, and Product Warranty which are available on Vicor's webpage (<http://www.vicorpowers.com/termsconditionswarranty>) or upon request.

**Life Support Policy**

VICOR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF VICOR CORPORATION. As used herein, life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. Per Vicor Terms and Conditions of Sale, the user of Vicor products and components in life support applications assumes all risks of such use and indemnifies Vicor against all liability and damages.

**Intellectual Property Notice**

Vicor and its subsidiaries own Intellectual Property (including issued U.S. and Foreign Patents and pending patent applications) relating to the products described in this data sheet. No license, whether express, implied, or arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Interested parties should contact Vicor's Intellectual Property Department.

The products described on this data sheet are protected by the following U.S. Patents Numbers:  
RE40,072; 7,561,446; 7,920,391; 7,782,639; 8,427,269; 6,421,262 and other patents pending.

Contact Us: <http://www.vicorpowers.com/contact-us>

**Vicor Corporation**

25 Frontage Road  
Andover, MA, USA 01810  
Tel: 800-735-6200  
Fax: 978-475-6715  
[www.vicorpowers.com](http://www.vicorpowers.com)

[email](#)

Customer Service: [custserv@vicorpowers.com](mailto:custserv@vicorpowers.com)  
Technical Support: [apps@vicorpowers.com](mailto:apps@vicorpowers.com)

©2019 Vicor Corporation. All rights reserved. The Vicor name is a registered trademark of Vicor Corporation.  
All other trademarks, product names, logos and brands are property of their respective owners.